# Multilevel Grid-Connected Inverter Performance Under Different Modulation Strategies

Mohan V. Aware, Member, IEEE and Jayant J. Mane

Abstract--In the distributed generation system, DC-DC converters and inverters are used between different sources and the loads. These inverter operation influences the power quality, stability and reliability of a given electrical network. The improvement in the performance can be achieved by using 'Multilevel Inverters' in place of conventional two level inverters. In this paper, 3-level and 5-level inverters topologies are compared under different modulation strategies with two-level inverters. When inverters are connected across the DC link to convert suitable energy available from different sources in to the grid, it is essential to utilize the DC bus to its maximum. The performance indices like THD, DC bus utilization and efficiency of an inverter solely depends on its modulation strategies. This paper also investigates the different carrier based modulation techniques used for the multilevel inverters. The inverter losses can be minimized to make more efficient energy conversion by proper implementation of these control strategies.

Index Terms—Space vector pulse width modulation, pulse width modulation inverters, total harmonic distortion.

#### I. INTRODUCTION

THE inherent advantages of the Multi-level inverters are already reported [1]-[2]. These inverters are having distinct advantage when interfaced with the grid. The interfaced system is shown in the figure 1. In distributed generation, the interface of DC bus to ac side requires high performance indices like lower THD and no harmonic injection within the power quality norms [5]. The conventional SPWM (Sinusoidal Pulse Width Modulation) with the in phase disposition (PD) carriers are used for the Multilevel Inverters [4]. This can be further improved to get 15.5% more DC bus utilization by using SVPWM (Space Vector Pulse Width Modulation) [5] and THIPWM (Third Harmonic Injection Pulse Width Modulation) [5][14]. The waveform quality and the harmonic content are the major issues with attainable rms output voltage. The proposed DPWM1 (Discontinuous Pulse Width Modulation) has capability to get more rms voltage and also the minimization of the inverter loss. This modulation strategy is proposed for the three level and five-level inverters. The performances of

Prof. Mohan V. Aware and Jayant J. Mane are with the Department of Electrical Engineering, Visvesvaraya National Institute of Technology, Nagpur, India (e-mails: mva\_win@yahoo.com and jayant.mane@gmail.com).

these inverters are compared with the two level inverters. This simulation work is carried out with actual device model using PSIM 0.9 software.



Fig.1. A Schematic diagram showing the distributed generation and its connection to grid through multilevel inverter.

Diode clamped multilevel inverter topology is used for the simulation. Advantages of diode clamped topology are already reported [1]. Generalized theory of multilevel inverters up to m-level is explained in [2], different topologies are discussed in [6]. If we go for higher levels THD is lower but the number of switches are more, control is complex and conduction losses also increases. The line voltage in three levels and five levels inverter has less than 5% THD for modulation indices Ma > 0.5. The SVPWM is a popular for two level inverters and multilevel inverters [3], [10]. Most popular carrier based modulation strategies for two level and multilevel inverter are discussed [4], [5], [8]-[12]. In this paper the results with the DPWM1 are presented and compared with the SPWM and SVPWM on the basis of THD and rms value of the line voltage.

#### II. MULTILEVEL INVERTERS

#### A. Three level Diode Clamped Inverter.

The power circuit of three level inverter is shown in Fig. 2(a). An m-level diode-clamp converter typically consists of (m-1) capacitors on the DC bus and produce m levels of the phase voltage. The DC bus consists of two capacitors, (C1 and C2). For a DC bus voltage  $V_{dc}$ , the voltage across each capacitor is  $V_{dc}/2$  and each device voltage stress will be limited to one capacitor voltage level,  $V_{dc}/2$ , through clamping diodes (D1 and D1').

To explain how the staircase voltage is synthesized, the negative D.C. rail, '0', is considered as the output phase voltage reference point. Using the 3-level converter shown in Fig. 2 (a) as an example, there are three switch combinations to synthesize three level voltages across a and a.



Fig. 2. (a) Diode Clamped Three-level inverter. (b) Modulation signal, carrier signal, Gate pulses generated with SPWM ( $M_a$ =0.8,  $f_s$ =2kHz) for Three-level inverter.

Table I lists the voltage levels and their corresponding switch states. State condition 1 means the switch is on, and 0 means the switch is off. Each switch is switched once in a cycle. There exist two complimentary switch pairs in each phase. The complimentary switch pairs are (Sa1, Sa1') and (Sa2, Sa2'). Generation of PWM for three levels can be expressed as

$$V_{\chi n} = \begin{cases} V_{dc} & \text{for } V_{\chi r} > V_1 \\ 0 & \text{for } V_1 > V_{\chi r} > V_2 \\ -V_{dc} & \text{for } V_2 > V_{\chi r} \end{cases}$$

Where  $\chi = a, b, c$ 

Fig. 2. (b) Shows modulation signal, carrier signals and gate pulses generated with SPWM ( $M_a$ =0.8,  $f_s$ =2 kHz) for Three-level inverter.

### B. Five level Diode Clamped Inverter.

Five level inverter power circuit is shown in the Fig. 3(a).

- 1) For voltage level  $Va0 = V_{dc}$ , turn on all upper switches, Sa1 and Sa2.
- 2) For voltage level Va0 = V<sub>dc</sub>/2, turn on one upper switch Sa2 and one lower switch Sa1'.
- 3) For voltage level Va0 = 0, turn on two lower switches Sa1' and Sa2'.



It consists of four D.C. link capacitors (C1, C2, C3 and C4). Voltage across each capacitor is  $V_{dc}/4$  and each device voltage stress will be limited to one capacitor voltage level,  $V_{dc}/4$ , through clamping diodes.

On the similar ground as that of three levels, the staircase voltage is synthesized as follows.

- 1) For voltage level  $Va0 = -V_{dc}$ , turn on all upper switches Sal through Sa4.
- 2) For voltage level Va0 = 3V<sub>dc</sub>/4, turn on three upper switches Sa2 through Sa4 and one lower switch Sa1'.
- 3) For voltage level  $Va0 = V_{dc}/2$ , turn on two upper switches Sa3 and Sa4 and two lower switches Sa1'and Sa2'.
- 4) For voltage level  $Va0 = V_{dc}/4$ , turn on one upper switches Sa4 and three lower switches Sal' through Sa3'.
- 5) For voltage level Va0 = 0, turn on all lower half switches Sa1' through Sa4'.

 ${\bf TABLE\ I}$  Diode-Clamped Three-Level Converter Voltage Levels and Their Switch States

| Switch State |     |      |      | Output Voltage (Va0) | Output Voltage (Van) |
|--------------|-----|------|------|----------------------|----------------------|
| Sal          | Sa2 | Sal' | Sa2' |                      |                      |
| 1            | 1   | 0    | 0    | $V_{ m dc}$          | V <sub>dc</sub> /2   |
| 0            | 1   | 1    | 0    | V <sub>de</sub> /2   | 0                    |
| 0            | 0   | 1    | 1    | 0                    | -V <sub>dc</sub> /2  |



Fig. 3. (a) Diode Clamped Five-level inverter. (b) Modulation signal, carrier signal, Gate pulses generated with SPWM (Ma=0.8, fs=2 kHz) for Five-level inverter.

Table II lists the voltage levels and their corresponding switch states. There exist four complimentary switch pairs in each phase the four complementary pairs are (Sal, Sa1'), (Sa2, Sa2'), (Sa3, Sa3') and (Sa4, Sa4'). Generation of PWM for Five level can be expressed as

$$V_{\text{dc}}/2 \text{ for } V_{\chi r} > V_1$$
 
$$V_{\text{dc}}/4 \text{ for } V_1 > V_{\chi r} > V_2$$
 
$$0 \text{ for } V_2 > V_{\chi r} > V_3$$
 
$$-V_{\text{dc}}/4 \text{ for } V_3 > V_{\chi r} > V_4$$
 
$$-V_{\text{dc}}/2 \text{ for } V_{\text{cr4}} > V_{\chi r}$$

Where  $\chi = a, b, c$ 

Fig. 3 (b) shows modulation signal, carrier signal, Gate pulses generated with SPWM ( $M_a$ =0.8,  $f_s$ =2 kHz) for Fivelevel inverter.

TABLE II
DIODE-CLAMPED FIVE-LEVEL CONVERTER VOLTAGE LEVELS AND THEIR
SWITCH STATES.

| Switch State |     |     |     |      |      |      |      | Output        | Output             |
|--------------|-----|-----|-----|------|------|------|------|---------------|--------------------|
| Sal          | Sa2 | Sa3 | Sa4 | Sal' | Sa2' | Sa3' | Sa4' | Volt<br>(Va0) | Volt<br>(Van)      |
| 1            | 1   | 1   | 1   | 0    | 0    | 0    | 0    | $V_{dc}$      | V <sub>dc</sub> /2 |
| 0            | 1   | 1   | 1   | 1    | 0    | 0    | 0    | $3V_{dc}/4$   | V dc / 4           |
| 0            | 0   | 1   | 1   | 1    | 1    | 0    | 0    | $V_{dc}/4$    | 0                  |
| 0            | 0   | 0   | 1   | 1    | 1    | 1    | 0    | $V_{dc}/2$    | $-V_{dc}/4$        |
| 0            | 0   | 0   | 0   | 1    | 1    | 1    | 1    | 0             | $-V_{dc}/2$        |

Some important points to be noticed are as follows. Phase voltages have five levels and line voltage will have nine levels. There is no need to use any filter at output terminals. Blocking Voltage for the clamping diodes is very high  $(3V_{dc}/4, V_{dc}/2 \text{ and } V_{dc}/4)$ . Conduction period of each switch is

different so rating of each switch is different. Each switch is controlled independently. The voltage across non-conducting switches is clamped by clamping diode and a string of series connected capacitors. This series capacitors string is shared by all the phase legs and usually serves as the dc bus or bulk capacitor. All of the phases share a common dc bus, which minimizes the capacitance requirements of the converter. A proper method should be used to avoid capacitor voltage unbalance.

#### III. PULSE WIDTH MODULATION METHODS

#### A. SPWM (Sinusoidal Pulse Width Modulation)

This modulation signal consists of three sinusoidal signals displaced at mutually 120°. This is now a very well known technique.



Fig. 4. Three phase sinusoidal pulse width modulation signal.

#### B. SVPWM (Space Vector Pulse Width Modulation)

To generate SVPWM modulation signal one of the three sinusoidal modulation waves, multiplied by a coefficient ½ of to generate the zero-sequence signal. Adding this signal to all the reference wave results in a modulation wave which is very similar to THIPWM modulation wave. The zero sequence signal is given by equation below,

Copyright Notice: 978-1-4673-6008-1/11/\$31.00 ©2012 IEEE

$$v_0 = 1/6$$
.  $V_{am}$ . Sin (3 $\omega$ t) (1)

Even though Zero sequence signals are being injected, in three phase scheme Zero sequence signal will not be present in the line voltages due to cancellation.



Fig. 5. Three phase space vector pulse width modulation signal.

## C. DPWM1 (Depenbrock's Discontinuous Pulse Width Modulation)

Out of the three reference sinusoidal modulation waves, the one with the largest magnitude determines the zero sequence. The difference between the D.C.-bus rail with the same polarity as this modulation wave and the modulation wave is equal to the zero-sequence signal. The zero sequence signals are given by equation below.

$$v_0 = (\text{sign}(v_a)) \, \text{Vdc/2} - v_a \tag{2}$$

Adding such a zero sequence to the reference signals, is continuous modulation waves with two  $60^{\circ}$  saturated segments

results in a modulation signal called as DPWM1.



Fig. 6. Three phase Depenbrock's pulse width modulation signal.

#### IV. SIMULATION RESULTS

These inverters are simulated using PSIM 9.0 software. The simulation parameters are as shown in the Table III. All the IGBTs and diodes used in the circuit are considered as ideal devices. When the frequency index  $m_f$  (ratio of carrier frequency to reference waveform frequency) is high, there are no substantial differences among the three carrier dispositions. This is because all the harmonics are shifted to high frequencies which can be easily filtered. The comparison becomes significant when  $m_f$  is not sufficient high. Total harmonic distortion is calculated at 50 Hz fundamental frequency. The rms value is calculated for the output line voltage which includes fundamental component and all other harmonic components.

The proposed DPWM1 can be easily implemented using analog circuit components. In some applications system cost can be reduced by using Digital Signal Processors (DSP). The proposed DPWM1 reduces switching losses at around unity power factor. Many more complex modulation signals can be generated using DSP and performance of three levels and five levels inverter can be enhanced.



Fig. 7. Simulation wave forms (from top - Phase voltages, line voltages and line currents) with DPWM1 for five levels inverter. ( $M_a = 0.8$ ,  $f_s = 2$  kHz, 3-phase star-connected load with power factor 0.8).

TABLE III
PARAMETERS OF SIMULATION

| THE INDIANCE THE                    |                |          |  |  |  |  |
|-------------------------------------|----------------|----------|--|--|--|--|
| Parameter                           | Symbol         | Value    |  |  |  |  |
| DC Link voltage                     | $V_{de}$       | 650 Volt |  |  |  |  |
| DC Link capacitors                  | C1, C2, C3, C4 | 2200 μF  |  |  |  |  |
| Switching frequency                 | $f_s$          | 2 kHz    |  |  |  |  |
| IGBTs                               | San            | Ideal    |  |  |  |  |
| Diodes                              | Dan            | Ideal    |  |  |  |  |
| Star connected three phase R-L load |                |          |  |  |  |  |
| Load Resistance/phase               | $R_{L}$        | 12 Ω     |  |  |  |  |
| Load Inductance/phase               | L              | 28.66 mH |  |  |  |  |
| Load Power Factor                   | cos Ø          | 0.8      |  |  |  |  |



Fig. 8. % Total harmonic distortion as a fuction of modulation index for Two level inverter with SPWM, SVPWM and DPWM1.



Fig. 9. Normalised line voltage as a fuction of modulation index for Two level inverter with SPWM, SVPWM and DPWM1.

In the Fig. 8, it is observed that the THD is higher in SPWM as compred to SVPWM and DPWM1. The THD With SVPWM and DPWM1 methods are almost same for the range of Ma=0.2 to 0.6. The SVPWM fairs better for the range 0.6 to 1 range of modulation index over the DPWM1. The THD imrovement in SVPWM and DPWM1 is around 50% over the SPWM in two level inverter at Ma=1.

The rms value of output line voltage is normalized by DC bus voltage for two levels inverter in SPWM, SVPWM and DPWM1 is shown in Fig. 9. In case of SVPWM and DPWM1, there is a linear relation between output line voltage and modulation index in the range of Ma= 0.2 to 0.6. In the

SVPWM and DPWM1 control technique the amplitude of fundamental output voltage is 15.5% more as compared to that of SPWM.



Fig. 10. % Total harmonic distortion as a fuction of modulation index for Three level inverter with SPWM, SVPWM and DPWM1.

The results presented in Fig. 10 for the total harmonic distortion gives similer picture as that of Fig. 8 when three modulation techniques are compared with each other with three level inverter. From Fig. 8 and Fig. 10 it is clear that total harmonic distortion in case of three level inverter is far better than two level inverter in all types of modulation signals used.



Fig. 11. Normalised line voltage as a fuction of modulation index for Three levels inverter with SPWM, SVPWM and DPWM1.

The rms value of output line voltage normalized by DC bus voltage for three levels inverter with SPWM, SVPWM and DPWM1 is shown in Fig. 11. The voltages with SVPWM and DPWM1 are almost same when modulation index is in the range of 0.2 to 0.6.When modulation index it is further increased the output voltage with SVPWM is more than DPWM1 and SPWM. With SVPWM output voltage increases linearly with modulation index up to Ma=0.8, with DPWM1 this linear relation is up to Ma=0.6.

Total harmonic distortion as a fuction of modulation index for Five level inverter with SPWM, SVPWM and DPWM1 is shown in the Fig. 12. When modulation index is between 0.2 to 0.6, THD with DPWM1 alost same as SVPWM. Near Ma=1 THD with SPWM and DPWM1 is same and with SVPWM is 5% less than others.

The rms value of output line voltage normalized by DC bus voltage for five levels inverter with SPWM, SVPWM and DPWM1 is shown in Fig. 13. Output voltages with SVPWM and DPWM1 are almost same when modulation index is 0.2 to 0.6 but when it is further increased the output voltage with SVPWM is more than DPWM1 and SPWM. With SVPWM output voltage increases linearly with modulation index up to Ma=0.8, with DPWM1 this linear relation is up to Ma=0.6. For particular modulation signal, modulation index, value of line voltage in less than that of three level inverter.



Fig. 12. % Total harmonic distortion as a fuction of modulation index for Five level inverter with SPWM, SVPWM and DPWM1.



Fig. 13. Normalised line voltage as a fuction of modulation index for Five level inverter with SPWM, SVPWM and DPWM1.



Fig. 14. % Total harmonic distortion as a fuction of modulation for two level, three level and five level inverter (SPWM).

THD as a function of modulation index is shown is shown in the Figs. 14, 15 and 16. From the figures it is clear that for any value of modulation, three level inverter THD is almost half as that of the two level inverter and five level THD is almost half as that of the three level.



Fig. 15. % Total harmonic distortion as a fuction of modulation index for two level, three level and five level inverter (SVPWM).



Fig. 16. % Total harmonic distortion as a fuction of modulation index for two level, three level and five level inverter (DPWM1).

From Fig.17, 18, 19 it is clear that two level inverter gives more output voltage than three level inverter and three level inverter gives slightly greater output than five level inverter. When modulation index, Ma=1, output with SVPWM and DPWM1 is almost same. For modulation index, Ma=0.2 to 0.4 three level inverter gives fairly more voltage than five level inverter.



Fig. 17. Normalised line voltage as a fuction of modulation index for two level, three level and five level inverter(SPWM).



Fig. 18. Normalised line voltage as a fuction of modulation index for two level, three level and five level inverter(SVPWM).



Fig. 19. Normalised line voltage as a fuction of modulation index for two level, three level and five level inverter(DPWM1).

#### V. CONCLUSION

The comparison between Two-level, Three-level and Five-level three phase inverter performance is carried out on the basis of parameters like THD and rms value of line voltage or DC bus voltage utilization. The basic control, generally employed for the inverters having SPWM with carrier based is compared with the modified SVPWM and DPWM1. The SVPWM control is observed to be a better with respect to other two control strategies. The THD in three level and five level inverters are 24% and 12% as compared to 52% in two level for a SVPWM control strategy. The results are presented with various values of modulation index under different control methods used in three level and five level inverters.

#### VI. REFERENCES

- Jih-Sheng Lai and Fang Zheng Peng "Multilevel Converters-A New Breed of Power Converters". IEEE Transactions on Industry Applications, Vol. 32, No. 3, May/June 1996
- [2] Fang Zheng Peng. "A Generalized Multilevel Inverter Topology with Self Voltage Balancing." IEEE Transactions on Industrial Applications, VOL. 37, NO. 2, March/April 2001
- [3] Jose Rodriguez, Steffen Bernet, Peter K. Steimer, and Ignacio E. Lizama. "A Survey on Neutral-Point-Clamped Inverters" IEEE Transactions on Industrial Electronics, VOL. 57, NO. 7, July 2010.
- [4] Brendan Peter Mcgrath and Donald Grahame Holmes,"Multicarrier PWM Strategies for Multilevel Inverters". IEEE Transactions on Industrial Electronics, VOL. 49, NO. 4, August 2002
- [5] Ahmet M. Hava, Russel J. Kerkman and Thomas A. Lipo "Carrier-Based PWM-VSI Overmodulation Strategies: Analysis, Comparison, and

- Design" IEEE Transactions on Power Electronics, VOL. 13, NO. 4, July 1998.
- [6] José Rodríguez, Jih-Sheng Lai and Fang Zheng Peng. "Multilevel Inverters: A Survey of Topologies, Controls, and Applications". IEEE Transactions on Industrial Electronics, Vol. 49, No. 4, August 2002
- [7] Haitham Abu-Rub, Joachim Holtz, Jose Rodriguez and Ge Baoming. "Medium-Voltage Multilevel Converters—State Of The Art, Challenges, And Requirements in Industrial Applications". IEEE Transactions on Industrial Electronics, Vol. 57, No. 8, August 2010
- [8] Leon M. Tolbert and Thomas G. Habetler. "Novel Multilevel Inverter Carrier-Based PWM Method". IEEE Transactions on Industry Applications, Vol. 35, No. 5, September/October 1999
- [9] Bor-Ren Lin. "Analysis and Implementation of a Three-Level PWM Rectifier/Inverter". IEEE Transactions on Aerospace and Electronic Systems Vol. 36, No. 3 July 2000.
- [10] B.Urmila, D.Subbarayudu. "Multilevel Inverters: A Comparative Study of Pulse Width Modulation Techniques". International Journal of Scientific & Engineering Research, Volume 1, Issue 3, December-2010.
- [11] Won-Sik Oh, Sang-Kyoo Han, Seong-Wook Choi and Gun-Woo Moon. "Three Phase Three-Level PWM Switched Voltage Source Inverter with Zero Neutral Point Potential". IEEE Transactions on Power Electronics, Vol. 21, No. 5, September 2006.
- [12] Mingyan Wang and Kai Tian. "A Nine-Switch Three-Level Inverter for Electric Vehicle Applications". IEEE Vehicle Power and Propulsion Conference (VPPC), September 3-5, 2008, Harbin, China.
- [13] C.Newton and M.Sumner. "Novel Technique for Maintaining Balanced Internal DC Link Voltages in Diode Clamped Five-Level Inverters". IEEE Proc.-Electr. Power Appl., Vol. 146, No. 3, May 1999.
- [14] John A. Houldsworth and Duncan A. Grant. "The Use of Harmonic Distortion to Increase the Output Voltage of a Three-Phase PWM Inverter". IEEE Transactions on Industry Applications, Vol. Ia-20, No. 5, September/October 1984.
- [15] Chunmei Feng Vassilios G. Agelidis. "On The Comparison of Fundamental and High Frequency Carrier-Based PWM Techniques for Multilevel NPC Inverters". 2002 IEEE
- [16] Jang-Hwan Kim, Seung-Ki Sul, Hyosung Kim, and Jun-Keun Ji. "A PWM Strategy for Four-Leg Voltage Source Converters And Applications To A Novel Line Interactive UPS in A Three-Phase Four-Wire System". IAS 2004.
- [17] P.K. Chaturvedi S. Jain P. Agarwal. "Reduced Switching Loss Pulse Width Modulation Technique for Three-Level Diode Clamped Inverter". IET Power Electron. 2011, Vol. 4, Iss. 4, Pp. 393–399
- [18] B. Kaku, I. Miyashita, Ssone. "Switching Loss Minised Space Vector PWM Method for IGBT Three Level Inverter." IEE Proc.-Electr. Power Appl., Vol. 144, No. 3, May 1997.
- [19] H. Radermacher B. D. Schmidt R.W. De Doncker. "Determination and Comparison of Losses of Single Phase Multi-Level Inverters with Symmetric Supply". 35lh Annual IEEE Power Electronics Specialists Conference Aachen. Germany, 2004.

#### VII. BIOGRAPHIES



Mohan V. Aware received the B.E. degree in electrical engineering from the College of Engineering, Amravati, India, in 1980, the M-Tech. degree from the Indian Institute of Technology, Bombay, in 1982 and the Ph.D. degree for his research work on "Direct Torque Controlled Induction Motor Drives" from Nagpur University, India, in 2002.

From 1982 to 1989, he was a Design Officer with Crompton Greaves Ltd., Nasik, India. From 1989–1

to 1991, he was a Development Engineer with Nippon Denro Ispat Ltd., Nagpur. During 2001–2002, he was a Research fellow with Electrical Engineering Department, Hong Kong Polytechnic University, Hong Kong. Presently, he is a Professor in Electrical Engineering Department, Visvesvaraya National Institute of Technology, Nagpur, India.

He has published more than 100 technical papers in different journals and conferences. His main research areas are electrical drives, distributed generation with energy storage and power electronics. He is a commonwealth academic fellow.



JayantJ.ManereceivedB-TechinelectricalengineeringfromDr.BabasahebAmbedkarTechnologicalUniversity, Lonere, Raigad, India, in2004.Presently, he is pursuing for M-Tech in PowerElectronicsand Drives, in VisvesvarayaNationalInstitute of Technology, Nagpur, India.

He is a faculty in Electrical Engineering Department, Finolex Academy of Management and Technology, Ratnagiri, Maharashtra, India. His main research areas are electrical drives; grid connected

distributed generation, solid state lighting, power electronics modeling, simulation and circuit design.